

# MT6328 PMIC Technical Brief

Version: 1.0

Release date: 2014-09-17

Specifications are subject to change without notice.

© 2014 MediaTek Inc.

This document contains information that is proprietary to MediaTek Inc.

Unauthorized reproduction or disclosure of this information in whole or in part is strictly prohibited.





## **Document Revision History**

| Revision | Date       | Author    | Description   |
|----------|------------|-----------|---------------|
| 1.0      | 2014-09-09 | Luke Tsai | Initial draft |
|          |            |           |               |





## **Table of Contents**

| Doc  | umei    | nt Revision History                         | 2   |
|------|---------|---------------------------------------------|-----|
|      |         | Contents                                    |     |
| 1    |         | rview                                       |     |
|      | 1.1     | Features                                    |     |
|      | 1.2     | Applications                                |     |
|      | 1.3     | General Descriptions                        |     |
|      | 1.4     | Ordering Information                        |     |
|      | 1.5     | Top Marking Definition                      |     |
|      | 1.6     | Pin Assignments and Descriptions            | 6   |
| 2    | MT      | 6328 Packaging                              |     |
|      | 2.1     | Package Dimensions                          |     |
| App  | endi    | · · · · · · · · · · · · · · · · · · ·       |     |
|      |         |                                             |     |
|      |         |                                             |     |
| Lis  | ts of   | Tables and Figures                          |     |
| Tabl | e 1-1.  | MT6328 pin descriptions                     | . 6 |
| Figu | re 1-1. | MT6328 VFBGA 206 (6.6x6.6mm) pin assignment | . 6 |



#### 1 Overview

#### 1.1 Features

- Handles all 2G/3G/4G smart phone baseband power management
- Input range: 2.5 ~ 4.5V
- 5 buck converters and 28 LDOs optimized for specific 2G/3G/4G smart phone subsystems
- Full-set high-quality audio feature:
   Supports uplink/downlink audio CODEC.
- 32K RTC oscillator for system timing, 1.8 and 2.8V clock buffer output
- Flexibility for various configurations of indicator LED current source: 2 ISINK
- SPI interface
- Li-ion battery charging function
- USB Battery Charging Specification ver 1.1/1.2 (BC1.x) Compliance
- Over-current and thermal overload protection
- Programmable under voltage lockout protection
- Watchdog reset
- Flexibility hardware PMIC reset function
- Power-on reset and start-up timer
- Precision voltage, temperature, and current measurement fuel gauge
- 206-pin VFBGA package

phones, containing 5 buck converters and 28 LDOs optimized for specific 2G/3G/4G smart phone subsystems.

LED drivers support up to 2 channels of LEDs with independent control. Flexible control includes register mode, PWM mode and breath mode.

Sophisticated controls are available for powerup, battery charging and the RTC alarm. MT6328 is optimized for maximum battery life, allowing the RTC circuit to stay alive without a battery for several hours.

MT6328 adopts SPI interface and 2 SRCLKEN control pins to control buck converters, LDOs, and various drivers; it provides enhanced safety control and protocol for handshaking with BB.

MT6328 is available in a 206-pin VFBGA package. The operating temperature ranges from -25 to +65°C.

## 1.2 Applications

MT6328 is ideal for power management of 2G, 3G and 4G smart phones and other portable systems.

#### 1.3 General Descriptions

MT6328 is a power management system chip optimized for 2G/3G/4G handsets and smart



## 1.4 Ordering Information

| Order #   | Marking | Temp. range | Package    |
|-----------|---------|-------------|------------|
| MT6328V/A |         | -25 ~ +65°C | VFBGA 206L |

## 1.5 Top Marking Definition

MT6328V/A

MEDIATEK
MT6328V
YYWW-A\$\$H
\$\$\$\$\$\$\$

YYWW: Date code \$: Random code



#### 1.6 Pin Assignments and Descriptions



Figure 1-1. MT6328 VFBGA 206 (6.6x6.6mm) pin assignment

#### Table 1-1. MT6328 pin descriptions

| Ball     | Symbol        | I/O | Description              |
|----------|---------------|-----|--------------------------|
| A1,B1    | AVDD45_VSYS22 | PWR | Power supply of VSYS22   |
| A2,B2    | VSYS22        | О   | SW node of VSYS22        |
| A3,B3    | AVSS45_VSYS22 | GND | VSYS22 ground            |
| C3       | VSYS22_FB     | I   | BUCK VSYS22 feedback pin |
| B4,C5,C4 | AVDD45_VCORE1 | PWR | Power supply of VCORE1   |



| Ball                                                                                                                                                                        | Symbol                  | I/O | Description                          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|--------------------------------------|
| A5,A6,B5                                                                                                                                                                    | VCORE1                  | 0   | SW node of VCORE1                    |
| B6,C6,D6                                                                                                                                                                    | AVSS45_VCORE1           | GND | VCORE1 ground                        |
| C1                                                                                                                                                                          | AVSS45_VCORE1_FB        | I   | Remote sense on ground of VCORE1     |
| C2                                                                                                                                                                          | VCORE1_FB               | I   | BUCK VCORE1 feedback pin             |
| A11,B10,B11,C10,D10                                                                                                                                                         | AVDD45_VPROC            | PWR | Power supply of VPROC                |
| A7,B7,B8,C7,D7                                                                                                                                                              | VPROC                   | 0   | SW node of VPROC                     |
| A9,B9,C8,C9,D9                                                                                                                                                              | AVSS45_VPROC            | GND | VPROC ground                         |
| B15                                                                                                                                                                         | AVSS45_VPROC_FB         | I   | Remote sense on ground of VPROC      |
| C16                                                                                                                                                                         | VPROC FB                | I   | BUCK VPROC feedback pin              |
| B13,C13,D13                                                                                                                                                                 | AVDD45_VLTE             | PWR | Power supply of VLTE                 |
| A12,B12,C12                                                                                                                                                                 | VLTE                    | 0   | SW node of VLTE                      |
| C11,D11,D12                                                                                                                                                                 | AVSS45_VLTE             | GND | VLTE ground                          |
| E13                                                                                                                                                                         | AVSS45_VLTE_FB          | I   | Remote sense on ground of VLTE       |
| C14                                                                                                                                                                         | VLTE FB                 | I   | BUCK VLTE feedback pin               |
| A16                                                                                                                                                                         | AVDD45_VPA              | PWR | Power supply of VPA                  |
| A15                                                                                                                                                                         | VPA                     | 0   | SW node of VPA                       |
| A14                                                                                                                                                                         | AVSS45_VPA              | GND | VPA ground                           |
| B14                                                                                                                                                                         | VPA FB                  | I   | BUCK VPA feedback pin                |
| C15                                                                                                                                                                         | AVDD45_SMPS             | PWR | Power supply of buck controller      |
| B16                                                                                                                                                                         | AVSS45_SMPS             | GND | Ground of buck controller            |
| D5,E5,E6,E7,E8,E9,<br>E10,E11,E12,F11,F12,<br>G6,G7,G8,G9,G10,G<br>11,G12,H6,H7,H8,H<br>9,H10,H11,H12,J6,J<br>7,J8,J9,J10,J11,K7,K<br>8,K9,K10,K11,L7,L8,<br>L9,L10,L11,L12 | AVSS <sub>45</sub> _LDO | GND | LDO ground                           |
| T13                                                                                                                                                                         | AVDD45_LDO1             | PWR | Power supply input of LDO group1     |
| T8                                                                                                                                                                          | AVDD45_LDO2             | PWR | Power supply input of LDO group2     |
| K1                                                                                                                                                                          | AVDD45_LDO3             | PWR | Power supply input of LDO group3     |
| T11                                                                                                                                                                         | AVDD45_LDO4             | PWR | Power supply input of LDO group4     |
| M2                                                                                                                                                                          | AVDD45 LDO5             | PWR | Power supply input of LDO group5     |
| Н3                                                                                                                                                                          | AVDD22_LDO1             | PWR | Power supply input of SYS LDO group1 |
| J <sub>2</sub>                                                                                                                                                              | AVDD22_LDO1             | PWR | Power supply input of SYS LDO group1 |
| E1                                                                                                                                                                          | AVDD22_LDO2             | PWR | Power supply input of SYS LDO group2 |
| F1                                                                                                                                                                          | AVDD22_LDO3             | PWR | Power supply input of SYS LDO group3 |
| G1                                                                                                                                                                          | AVDD22_LDO4             | PWR | Power supply input of SYS LDO group4 |
| P9                                                                                                                                                                          | VTCXO_0                 | 0   | VTCXO_o output voltage               |
| T16                                                                                                                                                                         | VTCXO_1                 | 0   | VTCXO_1 output voltage               |
| F10                                                                                                                                                                         | VRF18_0                 | 0   | VRF18_0 output voltage               |
| F9                                                                                                                                                                          | VRF18_1                 | О   | VRF18_1 output voltage               |
| J1                                                                                                                                                                          | VM                      | 0   | VDRAM output voltage                 |
| E4                                                                                                                                                                          | VSRAM                   | О   | VSRAM output voltage                 |
| H2                                                                                                                                                                          | VCAMD                   | О   | VCAMD output voltage                 |
| T14                                                                                                                                                                         | VCAMA                   | 0   | VCAMA output voltage                 |
| E3                                                                                                                                                                          | VCAMIO                  | О   | VCAMIO output voltage                |



| Ball           | Symbol        | I/O | Description                                                       |
|----------------|---------------|-----|-------------------------------------------------------------------|
| Н5             | VCAMAF        | 0   | VCAMAF output voltage                                             |
| F2             | VIO18         | О   | VIO18 output voltage                                              |
| K2             | VIO28         | 0   | VIO28 output voltage                                              |
| K4             | VMC           | 0   | VMC output voltage                                                |
| R9 VMCH        |               | 0   | VMCH output voltage                                               |
| R10            | VEMC_3V3      | 0   | VEMC_3V3 output voltage                                           |
| T15            | VEFUSE        | 0   | VEFUSE output voltage                                             |
| P11            | VUSB33        | О   | VUSB33 output voltage                                             |
| R11            | VSIM1         | О   | VSIM1 output voltage                                              |
| N11            | VSIM2         | 0   | VSIM2 output voltage                                              |
| F3             | VCN18         | 0   | VCN18 output voltage                                              |
| R13            | VCN28         | О   | VCN28 output voltage                                              |
| R12            | VCN33         | 0   | VCN33 output voltage                                              |
| R14            | VAUD28        | О   | VAUD28 output voltage                                             |
| R15            | VAUX18        | 0   | VAUX18 output voltage                                             |
| H4             | VGP1          | 0   | VGP1 output voltage                                               |
| J4             | VIBR          | 0   | VIBR output voltage                                               |
| E2             | PWRKEY        | I   | PWRKEY button                                                     |
| D2             | EXT_PMIC_EN   | 0   | Ext PMIC enable pin                                               |
| D3             | RESETB        | 0   | System reset release signal                                       |
| M7             | WDTRSTB_IN    | I   | Watchdog reset from AP                                            |
| D4             | PMU_TESTMODE  | I   | PMU test mode signal (tied to GND in normal operation)            |
| L4             | VREF          | 0   | Bandgap reference voltage                                         |
| L3             | AVSS45_VREF   | GND | Ground for bandgap                                                |
| N <sub>5</sub> | SPI_MISO      | IO  | SPI control interface                                             |
| L6             | SPI_MOSI      | IO  | SPI control interface                                             |
| K6             | SPI_CLK       | I   | SPI control interface                                             |
| M6             | SPI_CSN       | IO  | SPI control interface                                             |
| N2             | UVLO_VTH      | I   | UVLO threshold control pin                                        |
| N6             | HOMEKEY       | I   | HOMEKEY button                                                    |
| P4             | FSOURCE       | PWR | EFUSE power source                                                |
| P8             | SRCLKEN_INO   | I   | Source clock enable pin o                                         |
| R5             | SRCLKEN_IN1   | I   | Source clock enable pin 1                                         |
| M12            | AVDD18_AUXADC | PWR | 1.8V power supply of AUXADC                                       |
| M14            | ACCDET        | I   | Accessory detection input                                         |
| P14            | AUXADC_VIN    | I   | AUXADC input                                                      |
| N13            | AVSS18_AUXADC | GND | AUXADC ground                                                     |
| N3             | BATSNS        | I   | Negative terminal for battery's charging current sensing resistor |
| N4             | ISENSE        | I   | Positive terminal for battery's charging current sensing resistor |
| M4             | VSYSSNS       | PWR | VSYS supply input for internal block and UVLO detection           |
| N1             | CHG_DP        | I   | USB D+ for BC1.x standard                                         |
|                | _             |     |                                                                   |
| M1             | CHG_DM        | I   | USB D- for BC1.x standard                                         |



| Ball           | Symbol       | I/O | Description                                                                |
|----------------|--------------|-----|----------------------------------------------------------------------------|
| E15            | CS_N         | I   | Fuel gauge ADC input pin                                                   |
| J <sub>5</sub> | FCHR_ENB     | I   | Force charging disable pin                                                 |
| P13            | TREF         | 0   | TREF output voltage                                                        |
| R1             | VCDT         | I   | Fractional charger input voltage for charger detection                     |
| R2             | VDRV         | 0   | Charger current drive output                                               |
| P2             | BATON        | I   | Battery NTC pin for battery and its temperature sensing                    |
| Р3             | CHRLDO       | 0   | CHRLDO output voltage                                                      |
| R8             | AVDD28_RTC   | 0   | RTC LDO output. Supply of RTC macro where backup battery can be added.     |
| R7             | AVSS28_RTC   | GND | RTC ground                                                                 |
| Т6             | XIN          | IO  | 32K crystal connection port while using crystal to<br>generate 32kHz clock |
| R6             | XOUT         | IO  | 32K crystal connection port while using crystal to generate 32kHz clock    |
| T1             | XOSC_EN      | 0   | XOSC_EN control of RF chip                                                 |
| R3             | ENBB         | 0   | ENBB control of RF chip                                                    |
| M9             | RTC32K_2V8   | 0   | VRTC domain 32kHz clock output                                             |
| P5             | RTC32K_1V8_0 | 0   | VIO18 domain 32kHz clock output                                            |
| R4             | RTC32K_1V8_1 | 0   | VIO18 domain 32kHz clock output                                            |
| R16            | ISINKo       | IO  | ISINK channel o                                                            |
| P15            | ISINK1       | IO  | ISINK channel 1                                                            |
| N14            | AVSS45_ISINK | GND | ISINK ground                                                               |
| T2             | DVDD18_IO    | PWR | Digital IO power                                                           |
| Т3             | DVDD18_DIG   | 0   | VDIG18 output voltage                                                      |
| T5             | DVSS18_IO    | GND | Digital IO ground                                                          |
| F15            | AU_FLYN      | 0   | Flying capacitor bottom                                                    |
| G15            | AU_FLYP      | 0   | Flying capacitor top                                                       |
| H14            | AU_REFN      | GND | Audio reference ground                                                     |
| F13            | AVSS18N_AUD  | PWR | Audio -1.8V supply                                                         |
| G13            | AVDD18_AUD   | PWR | 1.8V power supply of Audio                                                 |
| G14            | AVSS18_AUD   | GND | Audio DL ground                                                            |
| F16            | SPK_P        | 0   | Positive output of internal speaker amp                                    |
| E16            | SPK_N        | 0   | Negative output of internal speaker amp                                    |
| N15            | AU_MICBIAS1  | 0   | Microphone Bias 1                                                          |
| N16            | AU_MICBIASo  | 0   | Microphone Bias o                                                          |
| D14            | AVDD45_SPK   | PWR | Power supply of SPK                                                        |
| E14            | AVSS45_SPK   | GND | GND of internal speaker amp                                                |
| M15            | AU_VINo_N    | I   | Microphone channel o negative input                                        |
| M16            | AU_VINo_P    | I   | Microphone channel o positive input                                        |
| L13            | AU_VIN1_N    | I   | Microphone channel 1 negative input                                        |
| K13            | AU_VIN1_P    | I   | Microphone channel 1 positive input                                        |
| L14            | AU_VIN2_N    | I   | Microphone channel 2 negative input                                        |
| K14            | AU_VIN2_P    | I   | Microphone channel 2 positive input                                        |
| H15            | AU_HPL       | 0   | Earphone left channel output                                               |
| H16            | AU_HPR       | 0   | Earphone right channel output                                              |





| Ball | Symbol       | I/O | Description             |
|------|--------------|-----|-------------------------|
| J12  | CLK26M       | I   | 26MHz clock input       |
| J14  | AU_HSN       | 0   | Handset negative output |
| K15  | AU_HSP       | 0   | Handset positive output |
| M10  | AUD_DAT_MISO | IO  | Audio control interface |
| N8   | AUD_DAT_MOSI | IO  | Audio control interface |
| K12  | AVSS28_AUD   | GND | Audio UL ground         |
| K16  | AVDD28_AUD   | PWR | 2.8V supply of Audio UL |
| M8   | AUD_CLK      | I   | Audio control interface |



## 2 MT6328 Packaging

## **2.1** Package Dimensions







## **Appendix**